- Feb 23, 2024
-
-
BRONES Romain authored
* Remove pkg_bpmpacket_stream * now be explicit on fields inside tdata
-
- Feb 02, 2023
-
-
BRONES Romain authored
* Packet filter now uses DESYLIB true dual port RAM. * Add a packet filter before the module output. * Add packet filter as external memory in rdl.
-
- Feb 01, 2023
-
-
BRONES Romain authored
* One clock domain for AXI-MM * One for COM BPM logic * Xilinx CDC in between (control and status registers). * Also move component declaration in a package
-
- Oct 04, 2022
-
-
BRONES Romain authored
* Change the naming in the package and HDL. * Complete and correct the doc.
-
- Aug 24, 2022
-
-
BRONES Romain authored
* Use project properties for FPGA part * Add packet filter to module * Use packet version
-
- Aug 18, 2022
-
-
BRONES Romain authored
-
- Aug 17, 2022
-
-
BRONES Romain authored
* Update documentation * Top level uses bpmframe stream package * Remove unused files (quad common will be moved in application) * Capitalization killer for RDL file ;) * Change package version name, decomment the C_ID and C_Version for the AXI-MM registers.
-
- Apr 20, 2022
-
-
BRONES Romain authored
* Add a gitignore to ignore the generated file. * For now, this package has no use.
-
BRONES Romain authored
* Rename the RDL file, and the addrmap name to match the module name. * Add addAddressSpace that gives the RDL file path.
-
- Apr 15, 2022
-
-
BRONES Romain authored
-
BRONES Romain authored
* Put configuration in a variable to print it * Put the quad_name in a variable, not fully used by now. * Set the target FPGA in the TCL.
-
BRONES Romain authored
* Remove Makefile. * Add tcl/main.tcl with mandatory functions. * change tcl to create the GT wizard.
-